

# STY145N65M5

Datasheet — preliminary data

### N-channel 650 V, 0.012 Ωtyp., 138 A, MDmesh<sup>™</sup> V Power MOSFET in Max247 package

### **Features**

| Order code  | V <sub>DSS</sub><br>@T <sub>Jmax</sub> | R <sub>DS(on)</sub> max | I <sub>D</sub> |
|-------------|----------------------------------------|-------------------------|----------------|
| STY145N65M5 | 710 V                                  | < 0.015 Ω               | 138 A          |

- Max247 worldwide best R<sub>DS(on)</sub>
- Higher V<sub>DSS</sub> rating
- Higher dv/dt capability
- Excellent switching performance
- Easy to drive
- 100% avalanche tested

### Applications

Switching applications

### Description

The device is an N-channel MDmesh<sup>™</sup> V Power MOSFET based on an innovative proprietary vertical process technology, which is combined with STMicroelectronics' well-known PowerMESH<sup>™</sup> horizontal layout structure. The resulting product has extremely low onresistance, which is unmatched among siliconbased Power MOSFETs, making it especially suitable for applications which require superior power density and outstanding efficiency.

#### Table 1. Device summary

| Order code  | Marking  | Package | Packaging |
|-------------|----------|---------|-----------|
| STY145N65M5 | 145N65M5 | Max247  | Tube      |

change without notice.

This is preliminary information on a new product now in development or undergoing evaluation. Details are subject to



Figure 1. Internal schematic diagram



## Contents

| 1 | Electrical ratings                      | 3 |
|---|-----------------------------------------|---|
| 2 | Electrical characteristics              | 4 |
|   | 2.1 Electrical characteristics (curves) | 6 |
| 3 | Test circuits                           | 8 |
| 4 | Package mechanical data                 | 9 |
| 5 | Revision history1                       | 2 |



#### **Electrical ratings** 1

| Table 2. | Absolute maximum ratings |
|----------|--------------------------|
| Table 2. | Absolute maximum ratings |

| Symbol               | Parameter                                                                                           | Value       | Unit |
|----------------------|-----------------------------------------------------------------------------------------------------|-------------|------|
| -,                   |                                                                                                     |             |      |
| $V_{GS}$             | Gate- source voltage                                                                                | ± 25        | V    |
| I <sub>D</sub>       | Drain current (continuous) at $T_C = 25 \ ^{\circ}C$                                                | 138         | Α    |
| ۱ <sub>D</sub>       | Drain current (continuous) at T <sub>C</sub> = 100 °C                                               | 87          | Α    |
| $I_{DM}^{(1)}$       | Drain current (pulsed)                                                                              | 552         | А    |
| P <sub>TOT</sub>     | Total dissipation at $T_C = 25 \ ^{\circ}C$                                                         | 625         | W    |
| I <sub>AR</sub>      | Max current during repetitive or single pulse avalanche (pulse width limited by $T_{\text{JMAX}}$ ) | 17          | А    |
| E <sub>AS</sub>      | Single pulse avalanche energy<br>(starting $T_j = 25^{\circ}C$ , $I_D = I_{AR}$ , $V_{DD} = 50V$ )  | 2420        | mJ   |
| dv/dt <sup>(2)</sup> | Peak diode recovery voltage slope                                                                   | 15          | V/ns |
| T <sub>stg</sub>     | Storage temperature                                                                                 | - 55 to 150 | °C   |
| Тj                   | Max. operating junction temperature                                                                 | 150         | °C   |

1. Pulse width limited by safe operating area.

2. I\_{SD}  $\leq$  138 A, di/dt = 400 A/µs, V\_{DD} = 400 V, peak V\_{DS} < V\_{(BR)DSS}.

| Table 3.              | l hermal data                                  |       |      |
|-----------------------|------------------------------------------------|-------|------|
| Symbol                | Parameter                                      | Value | Unit |
| R <sub>thj-case</sub> | Thermal resistance junction-case max           | 0.2   | °C/W |
| R <sub>thj-amb</sub>  | Thermal resistance junction-ambient max        | 30    | °C/W |
| Τ <sub>Ι</sub>        | Maximum lead temperature for soldering purpose | 300   | °C   |

#### Table 2 Thormal data



## 2 Electrical characteristics

(T<sub>C</sub> = 25 °C unless otherwise specified)

| Symbol               | Parameter                                                | Test conditions                                                            | Min. | Тур.  | Max.      | Unit     |
|----------------------|----------------------------------------------------------|----------------------------------------------------------------------------|------|-------|-----------|----------|
| V <sub>(BR)DSS</sub> | Drain-source<br>breakdown voltage                        | $I_{D} = 1 \text{ mA}, V_{GS} = 0$                                         | 650  |       |           | V        |
| I <sub>DSS</sub>     | Zero gate voltage<br>drain current (V <sub>GS</sub> = 0) | V <sub>DS</sub> = 650 V<br>V <sub>DS</sub> = 650 V, T <sub>C</sub> =125 °C |      |       | 10<br>100 | μΑ<br>μΑ |
| I <sub>GSS</sub>     | Gate-body leakage<br>current (V <sub>DS</sub> = 0)       | V <sub>GS</sub> = ± 25 V                                                   |      |       | ±100      | nA       |
| V <sub>GS(th)</sub>  | Gate threshold voltage                                   | $V_{DS} = V_{GS}$ , $I_D = 250 \ \mu A$                                    | 3    | 4     | 5         | V        |
| R <sub>DS(on)</sub>  | Static drain-source on-<br>resistance                    | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 69 A                              |      | 0.012 | 0.015     | Ω        |

#### Table 4. On /off states

#### Table 5. Dynamic

| Symbol                                                   | Parameter                                                                  | Test conditions                                            | Min. | Тур.               | Max. | Unit           |
|----------------------------------------------------------|----------------------------------------------------------------------------|------------------------------------------------------------|------|--------------------|------|----------------|
| C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub> | Input capacitance<br>Output capacitance<br>Reverse transfer<br>capacitance | V <sub>DS</sub> = 100 V, f = 1 MHz,<br>V <sub>GS</sub> = 0 | -    | 18500<br>413<br>11 | -    | pF<br>pF<br>pF |
| C <sub>o(tr)</sub> <sup>(1)</sup>                        | Equivalent<br>capacitance time<br>related                                  | $V_{GS} = 0, V_{DS} = 0$ to 520 V                          | -    | 1950               | -    | pF             |
| C <sub>o(er)</sub> <sup>(2)</sup>                        | Equivalent<br>capacitance energy<br>related                                | $V_{GS} = 0, V_{DS} = 0$ to 520 V                          | -    | 415                | -    | pF             |
| R <sub>G</sub>                                           | Intrinsic gate<br>resistance                                               | f = 1 MHz open drain                                       | -    | 0.7                | -    | Ω              |
| Qg                                                       | Total gate charge                                                          | $V_{DD} = 520 \text{ V}, \text{ I}_{D} = 69 \text{ A},$    |      | 414                |      | nC             |
| Q <sub>gs</sub>                                          | Gate-source charge                                                         | V <sub>GS</sub> = 10 V                                     | -    | 114                | -    | nC             |
| Q <sub>gd</sub>                                          | Gate-drain charge                                                          | (see Figure 15)                                            |      | 164                |      | nC             |

1.  $C_{o(tr)}$  is a constant capacitance value that gives the same charging time as  $C_{oss}$  while  $V_{DS}$  is rising from 0 to 80%  $V_{DSS}$ .

2.  $C_{o(er)}$  is a constant capacitance value that gives the same stored energy as  $C_{oss}$  while  $V_{DS}$  is rising from 0 to 80%  $V_{DSS}$ .



| Symbol              | Parameter          | Test conditions                                         | Min. | Тур. | Max. | Unit |
|---------------------|--------------------|---------------------------------------------------------|------|------|------|------|
| t <sub>d(v)</sub>   | Voltage delay time | $V_{DD} = 400 \text{ V}, \text{ I}_{D} = 85 \text{ A},$ |      | 255  |      | ns   |
| t <sub>r(v)</sub>   | Voltage rise time  | R <sub>G</sub> = 4.7 Ω, V <sub>GS</sub> = 10 V          |      | 11   |      | ns   |
| t <sub>f(i)</sub>   | Current fall time  | (see Figure 16)                                         | -    | 82   | -    | ns   |
| t <sub>c(off)</sub> | Crossing time      | (see <i>Figure 19</i> )                                 |      | 88   |      | ns   |

Table 6.Switching times

#### Table 7.Source drain diode

| Symbol                                                 | Parameter                                                                    | Test conditions                                                                                                                                                                          | Min. | Тур.              | Max.       | Unit          |
|--------------------------------------------------------|------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------------|------------|---------------|
| I <sub>SD</sub><br>I <sub>SDM</sub> <sup>(1)</sup>     | Source-drain current<br>Source-drain current (pulsed)                        |                                                                                                                                                                                          | -    |                   | 138<br>552 | A<br>A        |
| V <sub>SD</sub> <sup>(2)</sup>                         | Forward on voltage                                                           | I <sub>SD</sub> = 138 A, V <sub>GS</sub> = 0                                                                                                                                             | -    |                   | 1.5        | V             |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time<br>Reverse recovery charge<br>Reverse recovery current | I <sub>SD</sub> = 138 A, di/dt = 100 A/μs<br>V <sub>DD</sub> = 100 V (see <i>Figure 16</i> )                                                                                             | -    | 568<br>14.5<br>51 |            | ns<br>μC<br>Α |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time<br>Reverse recovery charge<br>Reverse recovery current | $\begin{split} I_{SD} &= 138 \text{ A, di/dt} = 100 \text{ A/}\mu\text{s} \\ V_{DD} &= 100 \text{ V, } \text{T}_{\text{j}} = 150 ^{\circ}\text{C} \\ (\text{see Figure 16}) \end{split}$ | -    | 728<br>24.5<br>67 |            | ns<br>μC<br>Α |

1. Pulse width limited by safe operating area.

2. Pulsed: pulse duration = 300  $\mu$ s, duty cycle 1.5%



#### **Electrical characteristics (curves)** 2.1











Figure 6. Gate charge vs gate-source voltage Figure 7. Static drain-source on-resistance





Doc ID 023718 Rev 2





Figure 10. Normalized gate threshold voltage Figure 11. Normalized on-resistance vs vs temperature





Figure 12. Normalized B<sub>VDSS</sub> vs temperature

Switching losses vs gate Figure 13. resistance<sup>(1)</sup>



1. Eon including reverse recovery of a SiC diode.



### 3 Test circuits

Figure 14. Switching times test circuit for resistive load





Figure 15. Gate charge test circuit

Figure 16. Test circuit for inductive load switching and diode recovery times



L

J

D.U.T.

2200

μF

-

3.3

μF

Vdd

AM01471v1

Vd o

lр

0





Figure 19. Switching time waveform



Pw



Vdd

## 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: *www.st.com*. ECOPACK<sup>®</sup> is an ST trademark.



| Dim.  |           | mm          |       |
|-------|-----------|-------------|-------|
| Dini. | Min.      | Тур.        | Max.  |
| А     | 4.70      |             | 5.30  |
| A1    | 2.20      |             | 2.60  |
| b     | 1.00      |             | 1.40  |
| b1    | 2.00 2.40 |             | 2.40  |
| b2    | 3.00 3.40 |             | 3.40  |
| С     | 0.40      | 0.40 0      |       |
| D     | 19.70     | 19.70 2     |       |
| е     | 5.35 5.55 |             | 5.55  |
| E     | 15.30     | 15.30 15.90 |       |
| L     | 14.20     |             | 15.20 |
| L1    | 3.70      |             | 4.30  |

 Table 8.
 Max247 mechanical data



57



Figure 20. Max247 drawing



# 5 Revision history

#### Table 9.Document revision history

| Date        | Revision | Changes                                                                                                                                           |
|-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 25-Sep-2012 | 1        | First release.                                                                                                                                    |
| 17-Jan-2013 | 2        | <ul> <li>Modified: I<sub>AR</sub> and E<sub>AS</sub> values</li> <li>Modified: typical values on <i>Table 5</i>, <i>6</i> and <i>7</i></li> </ul> |



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY TWO AUTHORIZED ST REPRESENTATIVES, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2013 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com



Doc ID 023718 Rev 2

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

STMicroelectronics: STY145N65M5